CHAPTER 1
INTRODUCTION
1.1 i960 RP PROCESSOR ADVANTAGES AND FEATURES ........................................ 1-3
1.2 ABOUT THIS MANUAL .......................................................................................... 1-4
1.3 NOTATIONAL CONVENTIONS .............................................................................. 1-5
1.4 TECHNICAL SUPPORT, SCHEMATICS, AND PLD EQUATIONS ............................ 1-6
1.4.1 Intel Customer Support Contacts ...................................................................... 1-7
1.5 Additional Information ....................................................................................... 1-7

CHAPTER 2
GETTING STARTED
2.1 PRE-INSTALLATION CONSIDERATIONS ................................................................ 2-1
2.1.1 Software Development Tools ........................................................................... 2-1
2.1.2 MON960 Debug Monitor .................................................................................. 2-1
2.1.3 Host Communications ...................................................................................... 2-2
2.1.3.1 Terminal Emulation Method ......................................................................... 2-2
2.1.3.2 Host Debugger Interface Library (HDIL) Method ........................................... 2-2
2.1.3.3 PCI Download Support .................................................................................. 2-2
2.1.3.4 Source Level Debugger ................................................................................ 2-2
2.2 SOFTWARE INSTALLATION .................................................................................. 2-3
2.2.1 Installing Software Development Tools .............................................................. 2-3
2.3 HARDWARE INSTALLATION .................................................................................. 2-3
2.3.1 Installing IQ Modules ....................................................................................... 2-3
2.3.2 Installing the IQ-SDK Platform in the Host System ........................................... 2-3
2.3.3 Verify IQ-SDK Platform is Functional ............................................................... 2-4
2.4 CREATING AND DOWNLOADING EXECUTABLE FILES .................................... 2-4
2.4.1 MONDB-to-IQ-SDK Platform Communication Support ..................................... 2-4
2.4.2 PCI Download .................................................................................................. 2-4
2.4.3 Terminal Emulation-to-IQ-SDK Platform Communication Support ................... 2-5

CHAPTER 3
HARDWARE REFERENCE
3.1 CONNECTORS, SWITCHES, AND LEDS .............................................................. 3-1
3.2 POWER REQUIREMENTS ..................................................................................... 3-4
3.3 INTERLEAVED DRAM ........................................................................................ 3-5
3.3.1 DRAM Performance ....................................................................................... 3-5
3.3.2 Upgrading DRAM ........................................................................................... 3-6
3.4 ROM AND FLASH ROM ..................................................................................... 3-6
3.4.1 ROMSWAP and ROM-DISABLE Switches ......................................................... 3-6
3.4.2 VPP Switch .................................................................................................... 3-7
3.5 CONSOLE SERIAL PORT ..................................................................................... 3-7
3.6 SECONDARY PCI BUS EXPANSION CONNECTOR ........................................... 3-8
3.7 SERIAL EEPROM (I²C) ..................................................................................... 3-8
CONTENTS

3.8 HEADERS .................................................................................................................. 3-8
  3.8.1 I2C Bus Header ..................................................................................................... 3-9
  3.8.2 Emulator Header ................................................................................................. 3-9
  3.8.3 JTAG Header ...................................................................................................... 3-11
  3.8.4 APIC Header ....................................................................................................... 3-12
3.9 USER LEDS ............................................................................................................. 3-13
3.10 DRAM STATUS REGISTER ..................................................................................... 3-14

CHAPTER 4
i960® RP PROCESSOR OVERVIEW
4.1 CPU MEMORY MAP .................................................................................................. 4-1
4.2 LOCAL INTERRUPTS ................................................................................................. 4-3
4.3 CPU COUNTER/TIMERS .......................................................................................... 4-5
4.4 PRIMARY PCI INTERFACE ....................................................................................... 4-5
4.5 SECONDARY PCI INTERFACE ................................................................................. 4-5
4.6 DMA CHANNELS ....................................................................................................... 4-6

CHAPTER 5
MON960 ON THE IQ-SDK PLATFORM
5.1 SECONDARY PCI BUS EXPANSION CONNECTOR ............................................... 5-1
5.2 FIRMWARE COMPONENTS ..................................................................................... 5-1
  5.2.1 MON960 Initialization ........................................................................................ 5-1
  5.2.2 i960 Jx Core Initialization .................................................................................. 5-2
  5.2.3 Memory Controller Initialization ....................................................................... 5-2
  5.2.4 DRAM Initialization ........................................................................................... 5-2
  5.2.5 Primary PCI Interface Initialization ................................................................. 5-3
  5.2.6 Primary ATU Initialization ................................................................................ 5-3
  5.2.7 PCI-to-PCI Bridge Initialization ....................................................................... 5-4
  5.2.8 Secondary ATU Initialization .......................................................................... 5-4
5.3 MON960 KERNEL ...................................................................................................... 5-5
5.4 MON960 EXTENSIONS ............................................................................................. 5-5
  5.4.1 Secondary PCI Initialization ............................................................................. 5-5
  5.4.2 PCI BIOS Routines ............................................................................................. 5-6
    5.4.2.1 pci_bios_present ......................................................................................... 5-6
    5.4.2.2 find_pci_device ......................................................................................... 5-7
    5.4.2.3 find_pci_class_code ................................................................................... 5-7
    5.4.2.4 generate_special_cycle ............................................................................. 5-8
    5.4.2.5 read_config_byte ....................................................................................... 5-8
    5.4.2.6 read_config_word ...................................................................................... 5-9
    5.4.2.7 read_config_dword .................................................................................... 5-9
    5.4.2.8 write_config_byte ...................................................................................... 5-10
    5.4.2.9 write_config_word ..................................................................................... 5-10
    5.4.2.10 write_config_dword ............................................................................... 5-11
    5.4.2.11 get_irq_routing_options ......................................................................... 5-11
## CONTENTS

- 5.4.2.12 set_pci_irq ................................................................................................... 5-12
- 5.4.3 Additional MON960 Commands ....................................................................... 5-12
  - 5.4.3.1 print_pci Utility ....................................................................................... 5-12
- 5.5 DIAGNOSTICS / EXAMPLE CODE......................................................................... 5-12
  - 5.5.1 Board Level Diagnostics .............................................................................. 5-13
  - 5.5.2 PCI Expansion Module Diagnostics .............................................................. 5-13

## CHAPTER 6
### IQ MODULE INTERFACE
- 6.1 INTRODUCTION .................................................................................................. 6-1
- 6.2 PHYSICAL ATTRIBUTES..................................................................................... 6-1
- 6.3 IQ MODULE SIGNAL DEFINITIONS................................................................. 6-2
- 6.4 IQ MODULE CONNECTOR ................................................................................. 6-3
- 6.5 RIGHT-ANGLE MODULE EXTENDER CARD ................................................... 6-5

## APPENDIX A

### PARTS LIST
CONTENTS

FIGURES
Figure 1-1. IQ-SDK Platform Functional Block Diagram .......................................................... 1-1
Figure 1-2. i960® RP Processor Block Diagram .................................................................... 1-2
Figure 3-1. IQ-SDK Platform Physical Diagram ................................................................. 3-2
Figure 3-2. IQ Module Physical Diagram ............................................................................. 3-4
Figure 3-3. LED Register Bitmap ....................................................................................... 3-13
Figure 3-4. DRAM Status Register .................................................................................... 3-14
Figure 4-1. IQ-SDK Platform Memory Map ......................................................................... 4-2
Figure 4-2. i960® RP Interrupt Controller Connections ....................................................... 4-4
Figure 4-3. i960® RP Processor DMA Controller ............................................................... 4-6
Figure 6-1. IQ Module Physical Diagram ............................................................................. 6-1
Figure 6-2. IQ Module Component Clearance Drawing ....................................................... 6-2
Figure 6-3. Module Extender Card Mechanical Drawing ..................................................... 6-5

TABLES
Table 3-1. IQ-SDK Platform Connectors and LEDs .............................................................. 3-3
Table 3-2. IQ-SDK Platform Power Requirements ............................................................... 3-5
Table 3-3. DRAM Performance ......................................................................................... 3-5
Table 3-4. DRAM Configurations ....................................................................................... 3-6
Table 3-5. ROMSWAP and ROM-DISABLE Switch Positions ............................................. 3-7
Table 3-6. UART Register Addresses .................................................................................. 3-8
Table 3-7. I2C Header Pinout ............................................................................................ 3-9
Table 3-8. Emulator Header Pinout .................................................................................... 3-10
Table 3-9. JTAG Header Pinout ........................................................................................ 3-12
Table 3-10. IQ-SDK Platform APIC Header Pinout .............................................................. 3-13
Table 6-1. IQ Module Connector Pinout ............................................................................. 6-3
INTRODUCTION
CHAPTER 1
INTRODUCTION

This user’s guide describes the IQ Software Developer’s Kit (IQ-SDK) for Intel’s i960® RP processor. The i960 RP processor combines an i960 Jx processor core with two PCI bus interfaces, as well as memory control, DMA channels, an interrupt controller interface, and an I²C Serial Bus. The IQ-SDK platform is a full-length PCI adapter board that can be installed in any PCI host system that complies with the PCI Local Bus Specification Revision 2.1. PCI devices can be connected to the secondary bus on the IQ-SDK platform to build powerful intelligent I/O subsystems.

Figure 1-1. IQ-SDK Platform Functional Block Diagram
Figure 1-2. i960® RP Processor Block Diagram
1.1 i960 RP PROCESSOR ADVANTAGES AND FEATURES

The i960 RP processor serves as the main component of a high performance, PCI-based intelligent I/O subsystem. The IQ-SDK platform allows the developer to connect PCI devices to the i960 RP processor using removable modules, the specifications for which are included in this manual. The features of the IQ-SDK platform are enumerated below and shown in Figures 1-1 and 1-2.

- i960 RP processor
- PCI long-card form factor
- Primary PCI bus interface
- Secondary PCI bus connected to the primary PCI interface with a PCI-to-PCI bridge
- DMA channels on both PCI buses
- APIC Bus interface
- I2C Serial Bus
- SIMM sockets supporting 2 to 64 Mbytes DRAM
- Serial console port based on 16C550 UART
- Eight user-programmable LEDs
- Flash ROM sockets
- 512 Kbyte serial EEPROM (24C04) connected to I2C Bus port
- APIC Bus header
- Emulator header
- JTAG header
### 1.2 ABOUT THIS MANUAL

A brief description of the contents of this manual follows.

<table>
<thead>
<tr>
<th>Chapter 1</th>
<th>INTRODUCTION</th>
<th>Introduces the IQ-SDK and its features. Also defines notational conventions and related documentation.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Chapter 2</td>
<td>GETTING STARTED</td>
<td>Provides step-by-step instructions for installing the IQ-SDK platform in a host system and downloading and executing an application program. This chapter also describes Intel's software development tools, the MON960 Debug Monitor, software installation, and hardware configuration.</td>
</tr>
<tr>
<td>Chapter 3</td>
<td>HARDWARE REFERENCE</td>
<td>Describes the locations of connectors, switches and LEDs on the IQ-SDK platform. Header pinouts and register descriptions are also provided in this chapter.</td>
</tr>
<tr>
<td>Chapter 4</td>
<td>i960® RP PROCESSOR OVERVIEW</td>
<td>Presents an overview of the capabilities of the i960 RP processor and includes the CPU memory map.</td>
</tr>
<tr>
<td>Chapter 5</td>
<td>MON960 ON THE IQ-SDK PLATFORM</td>
<td>Describes a number of features added to MON960 to support application development on the i960 RP processor.</td>
</tr>
<tr>
<td>Chapter 6</td>
<td>IQ MODULE INTERFACE</td>
<td>Describes the physical and electrical characteristics of the IQ Module interface, which allows PCI devices on removable modules to be connected to the secondary PCI bus on the IQ-SDK platform.</td>
</tr>
<tr>
<td>Appendix A, PARTS LIST</td>
<td>Lists each IQ-SDK component and quantity, the component’s reference name as it appears on the PC board, a description of size or rating, and the manufacturer’s part number. To order replacement parts contact the manufacturer listed in Table A-1.</td>
<td></td>
</tr>
</tbody>
</table>
INTRODUCTION

1.3 NOTATIONAL CONVENTIONS

The following notation conventions are consistent with other 80960RP documentation and general industry standards.

# and overbar
In code examples the pound symbol (#) is appended to a signal name to indicate that the signal is active. Normally inverted clock signals are indicated with an overbar above the signal name (e.g., \texttt{R\overline{A}S}).

Bold sans serif
Indicates user entry and/or commands.

Bold serif
In text, PLD signal names are in bold lowercase letters (e.g., \texttt{h\_off}, \texttt{h\_on}). In code examples, typewriter font is used.

Italics
Indicates a reference to related documents; also used to show emphasis.

Typewriter font
Indicates code examples and file directories and names.

Asterisks (*)
On non-Intel company and product names, a trailing asterisk indicates the item is a trademark or registered trademark. Such brands and names are the property of their respective owners.

UPPERCASE
In text, signal names are shown in uppercase. When several signals share a common name, each signal is represented by the signal name followed by a number; the group is represented by the signal name followed by a variable \((n)\). In code examples, signal names are shown in the case required by the software development tool in use.

Designations for hexadecimal and binary numbers
In text—instead of using subscripted “base” designators (e.g., \texttt{FF}_{16}) or leading “0x” (e.g., \texttt{0xFF})—hexadecimal numbers are represented by a string of hex digits followed by the letter \texttt{H}. A zero prefix is added to numbers that begin with \texttt{A} through \texttt{F}. (e.g., \texttt{FF} is shown as \texttt{0xFFH}.) In examples of actual code, “0x” is used. Decimal and binary numbers are represented by their customary notations. (e.g., 255 is a decimal number and 1111 1111 is a binary number. In some cases, the letter \texttt{B} is added to binary numbers for clarity.)
1.4 TECHNICAL SUPPORT, SCHEMATICS, AND PLD EQUATIONS

For technical assistance with the IQ-SDK, contact the Intel Technical Support Hotline. For information about technical support in other geographical areas, contact Intel’s North America Technical Support Hotline.

You can also use your PC with a modem to download IQ-SDK schematics from Intel’s Bulletin Board Service (BBS).

Up-to-date product and technical information is available electronically from these sources.

<table>
<thead>
<tr>
<th>Intel’s World-Wide Web (WWW) Location:</th>
<th><a href="http://www.intel.com">http://www.intel.com</a></th>
</tr>
</thead>
<tbody>
<tr>
<td>IQ-SDK Product Information</td>
<td><a href="http://www.intel.com">http://www.intel.com</a></td>
</tr>
</tbody>
</table>

**FaxBACK Service:**

<table>
<thead>
<tr>
<th></th>
<th>US and Canada 800-628-2283</th>
<th>Europe +44(0)793-496646</th>
</tr>
</thead>
<tbody>
<tr>
<td>worldwide</td>
<td>916-356-3105</td>
<td></td>
</tr>
</tbody>
</table>

**Application Bulletin Board Service:**

<table>
<thead>
<tr>
<th></th>
<th>up to 14.4-Kbaud line, worldwide 916-356-3600</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>dedicated 2400-baud line, worldwide 916-356-7209</td>
</tr>
<tr>
<td>Europe</td>
<td>+44(0)793-432955</td>
</tr>
</tbody>
</table>
1.4.1 Intel Customer Support Contacts

<table>
<thead>
<tr>
<th>Country</th>
<th>Literature</th>
<th>Technical Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>Australia</td>
<td>Contact local distributor</td>
<td>008-257-307</td>
</tr>
<tr>
<td>National</td>
<td></td>
<td>61-2-975-3300</td>
</tr>
<tr>
<td>Sydney</td>
<td></td>
<td>61-3-810-2141</td>
</tr>
<tr>
<td>Belgium, Netherlands, Luxembourg</td>
<td>010-4071-111</td>
<td>010-4071-111</td>
</tr>
<tr>
<td>Canada</td>
<td>800-468-8118</td>
<td>Contact local distributor</td>
</tr>
<tr>
<td>Finland</td>
<td>358-0-544-644</td>
<td>358-0-544-644</td>
</tr>
<tr>
<td>France</td>
<td>33-1-30-57-70-00</td>
<td>33-1-30-57-72-22</td>
</tr>
<tr>
<td>Germany</td>
<td>49-89-90992-257</td>
<td>Hardware: 49-89-903-8529</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Software: 49-89-903-2025</td>
</tr>
<tr>
<td>Israel</td>
<td>972-3-498080</td>
<td>972-3-548-3232</td>
</tr>
<tr>
<td>Italy</td>
<td>39-02-89200950</td>
<td>39-02-89200950</td>
</tr>
<tr>
<td>Japan</td>
<td>Contact local distributor</td>
<td>0120-1-80387</td>
</tr>
<tr>
<td>Sweden</td>
<td>46-8-7340100</td>
<td>46-8-7340100</td>
</tr>
<tr>
<td>United States</td>
<td>800-548-4725</td>
<td>800-628-6249</td>
</tr>
</tbody>
</table>

1.4.2 Additional Information

To order manuals from Intel, contact your local sales representative or Intel Literature Sales (1-800-879-4683).

<table>
<thead>
<tr>
<th>Product</th>
<th>Document Name</th>
<th>Company/Order #</th>
</tr>
</thead>
<tbody>
<tr>
<td>All</td>
<td>Intel Solutions960® catalog</td>
<td>Intel # 270791</td>
</tr>
<tr>
<td>80960RP</td>
<td>i960® RP Microprocessor User’s Manual</td>
<td>Intel # 272736-001</td>
</tr>
<tr>
<td></td>
<td>80960RP Intelligent I/O Microprocessor Data Sheet</td>
<td>Intel # 272737</td>
</tr>
<tr>
<td></td>
<td>MON960 Debug Monitor User’s Guide</td>
<td>Intel # 484290</td>
</tr>
<tr>
<td></td>
<td>I/O APIC Emulation Software for the i960® RP Processor</td>
<td>Intel # 272905-001</td>
</tr>
<tr>
<td></td>
<td>Connector Specification for Using In-Circuit Emulators and Logic Analyzers with the i960® RP Processor</td>
<td>Intel # 272812-001</td>
</tr>
<tr>
<td></td>
<td>PCI Local Bus Specification Revision 2.1</td>
<td>PCI Special Interest Group</td>
</tr>
<tr>
<td></td>
<td>24C08 Serial EEPROM Data Sheet</td>
<td>Xicor, Inc.</td>
</tr>
</tbody>
</table>
Contact Cyclone Microsystems for additional information about their products:

<table>
<thead>
<tr>
<th>Cyclone Microsystems</th>
<th>Phone: 203-786-5536</th>
</tr>
</thead>
<tbody>
<tr>
<td>25 Science Park</td>
<td>FAX: 203-786-5025</td>
</tr>
<tr>
<td>New Haven CT 06511</td>
<td>e-mail: <a href="mailto:info@cyclone.com">info@cyclone.com</a></td>
</tr>
<tr>
<td></td>
<td>WWW: <a href="http://www.cyclone.com">http://www.cyclone.com</a></td>
</tr>
</tbody>
</table>
GETTING STARTED
CHAPTER 2
GETTING STARTED

This chapter contains instructions for installing the IQ-SDK platform in a host system, and explains how to download and execute an application program using the MON960 Debug Monitor.

2.1 PRE-INSTALLATION CONSIDERATIONS

This section provides a general overview of the components required to develop and execute a program on the IQ-SDK platform. The MON960 Debug Monitor User's Guide (order number 484290) fully describes several of these components, including MON960 commands, the Host Debugger Interface Library (HDIL), and the MONDB.EXE utility.

2.1.1 Software Development Tools

A number of software development tools are available for the i960 processor family. The installation instructions presented in this chapter were verified using GNU/960 and CTOOLS960—Intel’s i960® processor software development tools. Advanced C-language compilers for the i960 processor family are available for DOS-based systems and a variety of UNIX workstation hosts. These products provide execution profiling and instruction scheduling optimizations and include an assembler, a linker, and utilities designed for embedded processor software development. If you are using other software development tools, read through this example to gain a general understanding of how to use your tools with this board.

2.1.2 MON960 Debug Monitor

The IQ-SDK platform is equipped with Intel’s MON960, an on-board software monitor that allows you to execute and debug programs written for i960 processors. The monitor provides program download, breakpoint, single step, memory display, and other useful functions for running and debugging a program.

The IQ-SDK platform works with source-level debuggers, such as DB960 and GDB960. The source-level debugger must support the Host Debugger Interface Library (HDIL) defined by MON960.

1. Refer to Intel’s Solutions960® catalog for a complete list of i960 processor software development and debug tools.
2.1.3 Host Communications

MON960 allows you to communicate and download programs developed for the IQ-SDK platform across a host system’s serial port or PCI interface. The IQ-SDK platform supports two methods of serial download: terminal emulation and Host Debugger Interface Library (HDIL).

2.1.3.1 Terminal Emulation Method

Terminal emulation software on your host system can communicate to MON960 on the IQ-SDK platform via an RS-232 serial port. The IQ-SDK platform supports port speeds from 300 to 115,200 bps. Serial downloads to MON960 require that the terminal emulation software support the XMODEM protocol.

Configure the serial port on the host system for 300-115,200 baud, 8 bits, one stop bit, no parity.

2.1.3.2 Host Debugger Interface Library (HDIL) Method

The MONDB utility provided with MON960 allows application code to be downloaded, executed, and debugged on the IQ-SDK platform. This utility differs from standard terminal emulation programs in that it allows you to download executable images through a serial port or via the PCI bus (see Section 2.1.3.3). When used for serial download, MONDB can operate at any of the permissible port speeds (300-115,200 bps).

MON960 can detect an HDIL connection requested only after the IQ-SDK platform has been powered up or reset. Once the user initiates a terminal connection, HDIL requests are ignored.

2.1.3.3 PCI Download Support

Application code can be downloaded to the IQ-SDK platform via the host system’s PCI bus. MONDB must be used for PCI downloads, unless a debugger is available that supports PCI downloads with the HDIL interface. The command line syntax for MONDB is documented in the *MON960 User’s Guide*.

2.1.3.4 Source Level Debugger

You may use a source-level debugger, such as Intel’s DB960 or GDB960, to establish serial communications with the IQ-SDK platform. The MON960 Host Debugger Interface Library (HDIL) provides the interface between MON960 and the debugger, so any debugger used with the IQ-SDK platform must support HDIL.

HDIL connection requests cannot be detected by MON960 if the user has already initiated a connection using a terminal emulator. In this case, the IQ-SDK platform must be reset before HDIL requests can be processed.
2.2 SOFTWARE INSTALLATION

2.2.1 Installing Software Development Tools

If you haven’t done so already, install your development software as described in its manuals. All references in this manual to CTOOLS960 or GNU/960 assume that the default directories were selected during installation. If this is not the case, substitute the appropriate path for the default path wherever file locations are referenced in this manual.

The example program provided on the MON960 diskette enables you to use your development tools to compile a sample application program. If you are using software tools other than CTOOLS960 or GNU/960, these instructions still are generally applicable; however, you will need to consult your tools documentation for equivalent commands.

2.3 HARDWARE INSTALLATION

Follow these instructions to get your new IQ-SDK platform running. Be sure all items on the checklist were provided with your IQ-SDK.

WARNING:
STATIC CHARGES CAN SEVERELY DAMAGE THE IQ-SDK PLATFORM. BE SURE YOU ARE PROPERLY GROUNDED BEFORE REMOVING THE IQ-SDK PLATFORM FROM THE ANTI-STATIC BAG.

2.3.1 Installing IQ Modules

Installing IQ Modules on the IQ-SDK platform is a simple procedure. The module is turned so that its component side faces the component side of the IQ-SDK platform, and the connectors are mated and gently pushed together. If the module includes connectors that are accessible from the outside of the host system, the slot plate on the IQ-SDK platform must be replaced with a cutout slot plate. In this case, slide the connectors on the module through the cutout in the slot plate before mating the connectors. Nylon standoff and screws are used to secure the module to the IQ-SDK platform; these and cutout slot plates are available from Intel on request.

2.3.2 Installing the IQ-SDK Platform in the Host System

If you are installing the IQ-SDK platform for the first time, visually inspect the board for any damage that may have occurred during shipment. If there are visible defects, return the board for replacement. Follow the host system manufacturer’s instructions for installing a PCI adapter. The IQ-SDK platform is a full-length PCI adapter and requires a PCI slot that is free from obstructions. See the PCI Local Bus Specification Revision 2.1 for the dimensions of a full-length PCI adapter.
2.3.3 Verify IQ-SDK Platform is Functional

These instructions assume that you have already installed the IQ-SDK platform in the host system as described in Section 2.3.2.

- To connect the serial port for communicating with and downloading to the IQ-SDK platform, connect the RS-232 cable (provided with the IQ-SDK) from a free serial port on the host system to the phone jack-style connector on the IQ-SDK platform.
- Upon power-up, the red Fail LED should turn off, indicating that the processor has passed its self-test, and the green Run LED should light, indicating that the processor is performing bus cycles.
- Press return on a terminal connected to the IQ-SDK platform to bring up the MON960 prompt. MON960 automatically adjusts its baud rate to match that of the terminal at startup. At baud rates other than 9600, it may be necessary to press return several times.

2.4 CREATING AND DOWNLOADING EXECUTABLE FILES

To download code to the IQ-SDK platform, your compiler must produce a COFF-format object file. The Companion Diskette included with the IQ-SDK contains a sample makefile and a sample linker directive file which can be used to build applications for the IQ-SDK platform with the CTOOLS960 or GNU/960 toolset. These files need to be adapted for other compilers.

During a download, MON960 checks the link address stored in the COFF file, and stores the file at that location on the IQ-SDK platform. If the executable file is linked to an invalid address on the IQ-SDK platform, MON960 will abort the download.

2.4.1 MONDB-to-IQ-SDK Platform Communication Support

MONDB is a command line program that serves as a host interface to download and debug features of MON960, the ROM-based monitor that runs on the IQ-SDK platform. This example demonstrates the use of MONDB to download an application to the IQ-SDK platform. A batch file, DWNLD.BAT, is provided on the Companion Diskette with the command line options to start a PCI download to the IQ-SDK platform. To start a download, enter DWNLD followed by the name of the COFF-format file to download. The command line parameters in DWNLD.BAT can be changed with a text editor. MONDB command line options are documented in the MON960 User’s Manual under the name EXE960.

2.4.2 PCI Download

PCI download to the IQ-SDK platform requires the use of MONDB. See the MON960 User’s Manual for a description of MONDB’s command line syntax. If your application produces output to the console port on the IQ-SDK platform, you need to connect a terminal.
2.4.3 Terminal Emulation-to-IQ-SDK Platform Communication Support

To use a terminal emulator to communicate with the IQ-SDK platform:

- Invoke the terminal emulation program.
- To establish communication between the terminal emulation program and MON960, reset the IQ-SDK platform using the host’s reset switch and press <ENTER>. The MON960 banner appears, followed by the command prompt.
- At the command prompt, enter ‘do’ to download:

```
=> do
```
- Start your terminal emulation program’s XMODEM transfer mode and send the COFF-format object file. The following message appears when transfer is complete:

```
-- Download complete --
Start address is: XXXXXXXX
```
- To execute your program, enter ‘go’:

```
=> go
```

An error during download usually indicates that the application is improperly linked. Checking a linker-generated map file against the IQ-SDK platform address map (Figure 4-1) usually reveals this type of error. Code and data segments should be located in the range assigned to Flash ROM or RAM.

More information on the MON960 commands mentioned in this section can be found in the MON960 Debug Monitor User’s Guide.
The location and function of physical connectors, switches, and LEDs is described in this section. Refer to Figure 3-1, the physical diagram of the IQ-SDK platform, for the locations of components discussed in this section.

3.1 CONNECTORS, SWITCHES, AND LEDS

Figure 3-1 shows the physical locations of the major components on the IQ-SDK platform. The functions of these components are listed in Table 3-1. For a complete list of components on the IQ-SDK platform, refer to Appendix A, Parts List.
Figure 3-1. IQ-SDK Platform Physical Diagram
Table 3-1. IQ-SDK Platform Connectors and LEDs

<table>
<thead>
<tr>
<th>Reference</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>J1</td>
<td>JTAG connector</td>
</tr>
<tr>
<td>J2</td>
<td>Serial port connector</td>
</tr>
<tr>
<td>J3</td>
<td>Emulator connector</td>
</tr>
<tr>
<td>J4</td>
<td>IQ Module connector (secondary PCI bus)</td>
</tr>
<tr>
<td>J6</td>
<td>²C connector</td>
</tr>
<tr>
<td>J8</td>
<td>APIC connector</td>
</tr>
<tr>
<td>CR1, CR2</td>
<td>Eight user LEDs (small red)</td>
</tr>
<tr>
<td>CR3</td>
<td>Fail LED (red)</td>
</tr>
<tr>
<td>CR4</td>
<td>Run LED (green)</td>
</tr>
<tr>
<td>SW1-1</td>
<td>Enables programming voltage, ( V_{PP} ), to Flash ROMs</td>
</tr>
<tr>
<td>SW1-2</td>
<td>ROMSWAP: Determines which Flash ROM is the boot ROM. ROMSWAP = ON: boot from U3 ROMSWAP = OFF: boot from U4</td>
</tr>
<tr>
<td>SW1-3</td>
<td>ROM DISABLE: Disables booting from either Flash ROM device. Allows processor to boot from devices connected to the emulator header.</td>
</tr>
<tr>
<td>SW1-4</td>
<td>Not used.</td>
</tr>
</tbody>
</table>
3.2 POWER REQUIREMENTS

The IQ-SDK platform draws power from the PCI bus. The power requirements of the IQ-SDK platform are shown in Table 3-2. The numbers do not include the power required by an IQ Module mounted on the IQ-SDK platform.
3.3 INTERLEAVED DRAM

The IQ-SDK platform can be populated with 2 to 64 Mbytes of interleaved SIMM DRAM. The
DRAM is accessible from either of the PCI buses on the IQ-SDK platform, and can be used to
implement shared communications areas for IQ Modules installed on the IQ-SDK platform.

3.3.1 DRAM Performance

The IQ-SDK platform uses interleaved fast page mode DRAM to achieve a zero wait state burst
at 33 MHz. The memory runs with two wait states in the first cycle of a burst and no wait states
during the burst. No additional recovery cycles are required beyond the intrinsic i960 Jx core
recovery cycle. Table 3-3 shows the performance numbers for the IQ-SDK platform.

<table>
<thead>
<tr>
<th>Cycle Type</th>
<th>Table Clocks</th>
<th>Wait States</th>
<th>Performance Bandwidth</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Single</td>
<td>4-1</td>
<td>2</td>
<td>27 Mbytes/sec</td>
</tr>
<tr>
<td>Read Burst</td>
<td>4-1-1-1-1-1</td>
<td>2-0-0-0-0</td>
<td>66 Mbytes/sec</td>
</tr>
<tr>
<td>Write Single</td>
<td>4-1</td>
<td>2</td>
<td>27 Mbytes/sec</td>
</tr>
<tr>
<td>Write Burst</td>
<td>4-1-1-1-1-1</td>
<td>2-0-0-0-0</td>
<td>66 Mbytes/sec</td>
</tr>
</tbody>
</table>

NOTE: Bandwidth is sustained bandwidth—not peak.
3.3.2 Upgrading DRAM

On-board DRAM is located in two SIMM sockets as shown in Figure 3-1. The IQ-SDK platform may be equipped with 2 to 64 Mbytes of DRAM. The various memory combinations are shown in Table 3-4. Only 72 pin Fast Page Mode DRAM modules rated at 60 or 70 ns should be used on the IQ-SDK platform. Either x32 or x36 devices may be used, since DRAM parity is not enabled on the IQ-SDK platform. Both SIMM sockets must be populated for the IQ-SDK platform to function.

Table 3-4. DRAM Configurations

<table>
<thead>
<tr>
<th>Total Memory</th>
<th>SIMM Module Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>2 Mbytes</td>
<td>256K x 32 or 256K x 36 (1 Mbyte)</td>
</tr>
<tr>
<td>4 Mbytes</td>
<td>512K x 32 or 512K x 36 (2 Mbytes)</td>
</tr>
<tr>
<td>8 Mbytes</td>
<td>1M x 32 or 1M x 36 (4 Mbytes)</td>
</tr>
<tr>
<td>16 Mbytes</td>
<td>2M x 32 or 2M x 36 (8 Mbytes)</td>
</tr>
<tr>
<td>32 Mbytes</td>
<td>4M x 32 or 4M x 36 (16 Mbytes)</td>
</tr>
<tr>
<td>64 Mbytes</td>
<td>8M x 32 or 8M x 36 (32 Mbytes)</td>
</tr>
</tbody>
</table>

3.4 ROM AND FLASH ROM

Two standard 32-pin PLCC ROM sockets are included on the IQ-SDK platform. The primary ROM socket, U4, is populated with a 27C020 PROM or 28F020 Flash ROM containing MON960. The secondary socket, U3, contains a 28F020 Flash ROM and may be used to store user applications. MON960 includes features to erase and program Flash ROM and download code directly into Flash ROM.

3.4.1 ROMSWAP and ROM-DISABLE Switches

The ROMSWAP switch allows the user to determine the socket from which the processor boots. The ROM-DISABLE switch disables both Flash ROMs, allowing the processor to boot from a device located on the emulator connector. Table 3-5 describes the ROMSWAP and ROM-DISABLE switch positions.
3.4.2 V\textsubscript{PP} Switch

The V\textsubscript{PP} switch (SW1-1) enables/disables V\textsubscript{PP} to the boot Flash ROMs, U3 and U4. It is recommended that this switch remains set to OFF (the default setting from the factory). When V\textsubscript{PP} is enabled (switch is in ON position), the processor may not be able to boot from ROM if the power sequencing of +5 V and +12 V is not correct.

3.5 CONSOLE SERIAL PORT

The console serial port on the IQ-SDK platform, based on a 16C550 UART, is capable of operation from 300 to 115,200 bps. The port is connected to a phone jack-style plug on the IQ-SDK platform. The DB25 to RJ-45 cable included with the IQ-SDK can be used to connect the console port to any standard RS-232 port on the host system.

The UART on the IQ-SDK platform is clocked with a 1.843 MHz clock, and may be programmed to use this clock with its internal baud rate counters. The UART register addresses are shown in Table 3-6; refer to the 16C550 device data book for a detailed description of the registers and device operation. Note that some UART addresses refer to different registers depending on whether a read or a write is being performed.

### Table 3-5. ROMSWAP and ROM-DISABLE Switch Positions

<table>
<thead>
<tr>
<th>ROMSWAP</th>
<th>ROM-DISABLE</th>
<th>U3 Address</th>
<th>U4 Address</th>
<th>Boot Device</th>
</tr>
</thead>
<tbody>
<tr>
<td>OFF</td>
<td>OFF</td>
<td>FEF8 0000H</td>
<td>FEFC 0000H</td>
<td>U4</td>
</tr>
<tr>
<td>ON</td>
<td>OFF</td>
<td>FEFC 0000H</td>
<td>FEF8 0000H</td>
<td>U3</td>
</tr>
<tr>
<td>X</td>
<td>ON</td>
<td>not available</td>
<td>not available</td>
<td>Emulator Connector</td>
</tr>
</tbody>
</table>
3.6 SECONDARY PCI BUS EXPANSION CONNECTOR

The i960 RP processor provides a secondary PCI bus to which expansion modules may be connected (see Section 4.5 for details). Modules are connected to the secondary PCI bus using a 120 pin AMP connector (see Section 6.4). Pin assignments for the secondary PCI connector differ slightly from normal PCI pin assignments, in that four clock signals, S-CLK3:0; four request signals, S-REQ3:0#: and four grant signals, S-GNT3:0# have been added. These signals replace the following signals from the standard PCI edge connector, which are unnecessary on the IQ-SDK platform’s expansion connector: PRSNT1#, PRSNT2#, CLK, GNT#, REQ#, IDSEL, and six reserved pins. The pinout of the expansion connector can be found in Table 6-1.

Information on the expansion modules can be found in Chapter 6.

3.7 SERIAL EEPROM (I²C)

A 512 Kbyte serial EEPROM is connected to the I²C bus on the IQ-SDK platform at address 0. Intel does not define the contents of this device, so it is available for use by the developer. The EEPROM is read and written using the I²C bus; consult the i960® RP Microprocessor User’s Manual and the 24C08 Serial EEPROM Data Sheet for more information.

3.8 HEADERS

A number of headers are provided on the IQ-SDK platform to allow the adapter to be connected to various external devices. This section details these headers.

Table 3-6. UART Register Addresses

<table>
<thead>
<tr>
<th>Address</th>
<th>Read Register</th>
<th>Write Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>E000 0000H</td>
<td>Receive Holding Register</td>
<td>Transmit Holding Register</td>
</tr>
<tr>
<td>E000 0004H</td>
<td>Unused</td>
<td>Interrupt Enable Register</td>
</tr>
<tr>
<td>E000 0008H</td>
<td>Interrupt Status Register</td>
<td>FIFO Control Register</td>
</tr>
<tr>
<td>E000 000CH</td>
<td>Unused</td>
<td>Line Control Register</td>
</tr>
<tr>
<td>E000 0010H</td>
<td>Unused</td>
<td>Modem Control Register</td>
</tr>
<tr>
<td>E000 0014H</td>
<td>Line Status Register</td>
<td>Unused</td>
</tr>
<tr>
<td>E000 0018H</td>
<td>Modem Status Register</td>
<td>Unused</td>
</tr>
<tr>
<td>E000 001CH</td>
<td>Scratchpad Register</td>
<td>Scratchpad Register</td>
</tr>
</tbody>
</table>
3.8.1 I²C Bus Header

A four post I²C header is included on the IQ-SDK platform. The pinout for this header is shown in Table 3-7.

A 512 Kbyte serial EEPROM is connected to the I²C bus on the IQ-SDK platform; see Section 3.7 for details.

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5 V fused</td>
<td>2</td>
<td>SCL</td>
</tr>
<tr>
<td>3</td>
<td>+5 V fused</td>
<td>4</td>
<td>GND</td>
</tr>
<tr>
<td>5</td>
<td>+5 V fused</td>
<td>6</td>
<td>SDA</td>
</tr>
<tr>
<td>7</td>
<td>+5 V fused</td>
<td>8</td>
<td>GND</td>
</tr>
</tbody>
</table>

3.8.2 Emulator Header

The IQ-SDK platform is equipped with an emulator header. For a diagram of signal traces from the i960 RP processor to the emulator header, refer to *Connector Specification for Using In-Circuit Emulators and Logic Analyzers with the i960® RP Processor*. The pinout for the emulator header is shown in Table 3-8.
Table 3-8. Emulator Header Pinout

<table>
<thead>
<tr>
<th>Connector Pin #</th>
<th>DUT Pin #</th>
<th>Signal Name</th>
<th>Connector Pin #</th>
<th>DUT Pin #</th>
<th>Signal Name</th>
<th>Connector Pin #</th>
<th>DUT Pin #</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>A001</td>
<td>AE005</td>
<td>Width/HLTD1/Retry</td>
<td>B019</td>
<td>F003</td>
<td>RAS3#</td>
<td>C036</td>
<td>C019</td>
<td>LRDYRCV#</td>
</tr>
<tr>
<td>A002</td>
<td>AF005</td>
<td>Width/HLTD1/Sync</td>
<td>B020</td>
<td>GND</td>
<td></td>
<td>C037</td>
<td>C022</td>
<td>W/R#</td>
</tr>
<tr>
<td>A003</td>
<td>AE007</td>
<td>P_RST#</td>
<td>B021</td>
<td>B013</td>
<td>AD16</td>
<td>C038</td>
<td>C023</td>
<td>BLAST#/EBM#</td>
</tr>
<tr>
<td>A004</td>
<td>AE003</td>
<td>STEST</td>
<td>B022</td>
<td>E003</td>
<td>RAS0#</td>
<td>C039</td>
<td>C024</td>
<td>TMS</td>
</tr>
<tr>
<td>A005</td>
<td>GND</td>
<td></td>
<td>B023</td>
<td>C002</td>
<td>DP0</td>
<td>C040</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A006</td>
<td>AB002</td>
<td>ICECLK</td>
<td>B024</td>
<td>C004</td>
<td>MA8</td>
<td>D001</td>
<td>M002</td>
<td>DALE1</td>
</tr>
<tr>
<td>A007</td>
<td>AB001</td>
<td>ICEVLID#</td>
<td>B025</td>
<td>GND</td>
<td></td>
<td>D002</td>
<td>L002</td>
<td>LEAF#</td>
</tr>
<tr>
<td>A008</td>
<td>AA002</td>
<td>ICEMSG#</td>
<td>B026</td>
<td>A005</td>
<td>MA6</td>
<td>D003</td>
<td>L001</td>
<td>CE1#</td>
</tr>
<tr>
<td>A009</td>
<td>AA001</td>
<td>ICEBRK#</td>
<td>B027</td>
<td>C007</td>
<td>MA0</td>
<td>D004</td>
<td>K002</td>
<td>DWE1#</td>
</tr>
<tr>
<td>A010</td>
<td>GND</td>
<td></td>
<td>B028</td>
<td>C009</td>
<td>AD26</td>
<td>D005</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A011</td>
<td>Y001</td>
<td>ICEBUS5</td>
<td>B029</td>
<td>A010</td>
<td>AD24</td>
<td>D006</td>
<td>K001</td>
<td>DWE0#</td>
</tr>
<tr>
<td>A012</td>
<td>W002</td>
<td>ICEBUS3</td>
<td>B030</td>
<td>GND</td>
<td></td>
<td>D007</td>
<td>J002</td>
<td>MWE2#</td>
</tr>
<tr>
<td>A013</td>
<td>W001</td>
<td>ICEBUS2</td>
<td>B031</td>
<td>C012</td>
<td>AD17</td>
<td>D008</td>
<td>J001</td>
<td>MWE1#</td>
</tr>
<tr>
<td>A014</td>
<td>V002</td>
<td>ICEBUS0</td>
<td>B032</td>
<td>C014</td>
<td>AD11</td>
<td>D009</td>
<td>H002</td>
<td>CAS7#</td>
</tr>
<tr>
<td>A015</td>
<td>GND</td>
<td></td>
<td>B033</td>
<td>C016</td>
<td>AD5</td>
<td>D010</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A016</td>
<td>R002</td>
<td>XINT7#</td>
<td>B034</td>
<td>C017</td>
<td>AD2</td>
<td>D011</td>
<td>H001</td>
<td>CAS6#</td>
</tr>
<tr>
<td>A017</td>
<td>R001</td>
<td>XINT6#</td>
<td>B035</td>
<td>GND</td>
<td></td>
<td>D012</td>
<td>G002</td>
<td>CAS4#</td>
</tr>
<tr>
<td>A018</td>
<td>P002</td>
<td>XINT4#</td>
<td>B036</td>
<td>C020</td>
<td>ALE</td>
<td>D013</td>
<td>F002</td>
<td>CAS1#</td>
</tr>
<tr>
<td>A019</td>
<td>B003</td>
<td>MA11</td>
<td>B037</td>
<td>A022</td>
<td>BE0#</td>
<td>D014</td>
<td>F001</td>
<td>CAS0#</td>
</tr>
<tr>
<td>A020</td>
<td>GND</td>
<td></td>
<td>B038</td>
<td>B024</td>
<td>TCK</td>
<td>D015</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A021</td>
<td>B008</td>
<td>AD31</td>
<td>B039</td>
<td>D026</td>
<td>TDI</td>
<td>D016</td>
<td>E002</td>
<td>RAS2#</td>
</tr>
<tr>
<td>A022</td>
<td>F025</td>
<td>S_CLK</td>
<td>B040</td>
<td>GND</td>
<td></td>
<td>D017</td>
<td>E001</td>
<td>RAS1#</td>
</tr>
<tr>
<td>A023</td>
<td>B015</td>
<td>AD10</td>
<td>C001</td>
<td>N002</td>
<td>S_INTB#/XINT1#</td>
<td>D018</td>
<td>D003</td>
<td>DP1</td>
</tr>
<tr>
<td>A024</td>
<td>B016</td>
<td>AD7</td>
<td>C002</td>
<td>N001</td>
<td>S_INTA#/XINT0#</td>
<td>D019</td>
<td>D001</td>
<td>DP2</td>
</tr>
<tr>
<td>A025</td>
<td>GND</td>
<td></td>
<td>C003</td>
<td>AD006</td>
<td>LRST#</td>
<td>D020</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A026</td>
<td>B017</td>
<td>AD4</td>
<td>C004</td>
<td>AD005</td>
<td>FAIL#</td>
<td>D021</td>
<td>A013</td>
<td>AD15</td>
</tr>
<tr>
<td>A027</td>
<td>A017</td>
<td>AD3</td>
<td>C005</td>
<td>GND</td>
<td></td>
<td>D022</td>
<td>B004</td>
<td>MA9</td>
</tr>
<tr>
<td>A028</td>
<td>B018</td>
<td>AD1</td>
<td>C006</td>
<td>AD004</td>
<td>LOCK#/ONCE#</td>
<td>D023</td>
<td>B005</td>
<td>MA7</td>
</tr>
<tr>
<td>A029</td>
<td>A018</td>
<td>AD0</td>
<td>C007</td>
<td>AC002</td>
<td>ICESEL#</td>
<td>D024</td>
<td>B006</td>
<td>MA4</td>
</tr>
<tr>
<td>A030</td>
<td>GND</td>
<td></td>
<td>C008</td>
<td>AB003</td>
<td>ICELOCK#</td>
<td>D025</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A031</td>
<td>B019</td>
<td>RDYRCV#</td>
<td>C009</td>
<td>Y003</td>
<td>ICEBUS4</td>
<td>D026</td>
<td>B007</td>
<td>MA2</td>
</tr>
<tr>
<td>A032</td>
<td>B021</td>
<td>ADS#</td>
<td>C010</td>
<td>GND</td>
<td></td>
<td>D027</td>
<td>A007</td>
<td>MA1</td>
</tr>
<tr>
<td>A033</td>
<td>A021</td>
<td>BE3#</td>
<td>C011</td>
<td>V003</td>
<td>HOLDA</td>
<td>D028</td>
<td>A008</td>
<td>AD30</td>
</tr>
<tr>
<td>A034</td>
<td>B022</td>
<td>BE1#</td>
<td>C012</td>
<td>T003</td>
<td>NMI#</td>
<td>D029</td>
<td>B009</td>
<td>AD28</td>
</tr>
</tbody>
</table>
3.8.3 JTAG Header

The JTAG header allows debugging hardware to be quickly and easily connected to some of the i960 RP processor’s logic signals.

The JTAG header is a 16 pin header. A 3M connector (part number 2516-6002UG) is required to connect to this header. The pinout for the JTAG header is shown in Table 3-9. The header and connector are keyed using a tab on the connector and a slot on the header to ensure proper installation.

<table>
<thead>
<tr>
<th>Connector Pin #</th>
<th>DUT Pin #</th>
<th>Signal Name</th>
<th>Connector Pin #</th>
<th>DUT Pin #</th>
<th>Signal Name</th>
<th>Connector Pin #</th>
<th>DUT Pin #</th>
<th>Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>A035</td>
<td>GND</td>
<td></td>
<td>C013</td>
<td>P003</td>
<td>S_INTC#/XINT2#</td>
<td>D030</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>A036</td>
<td>B023</td>
<td>DT/R#</td>
<td>C014</td>
<td>N003</td>
<td>WAIT#</td>
<td>D031</td>
<td>A009</td>
<td>AD27</td>
</tr>
<tr>
<td>A037</td>
<td>A023</td>
<td>Den#/BIMODE#</td>
<td>C015</td>
<td>GND</td>
<td></td>
<td>D032</td>
<td>B010</td>
<td>AD25</td>
</tr>
<tr>
<td>A038</td>
<td>C025</td>
<td>TRST#</td>
<td>C016</td>
<td>M001</td>
<td>DALE0</td>
<td>D033</td>
<td>B011</td>
<td>AD22</td>
</tr>
<tr>
<td>A039</td>
<td>D025</td>
<td>TDO</td>
<td>C017</td>
<td>K003</td>
<td>MWE3#</td>
<td>D034</td>
<td>A011</td>
<td>AD21</td>
</tr>
<tr>
<td>A040</td>
<td>GND</td>
<td></td>
<td>C018</td>
<td>H003</td>
<td>CAS5#</td>
<td>D035</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>B001</td>
<td>AC003</td>
<td>MSGFRM#</td>
<td>C019</td>
<td>G001</td>
<td>CAS3#</td>
<td>D036</td>
<td>B012</td>
<td>AD19</td>
</tr>
<tr>
<td>B002</td>
<td>Y002</td>
<td>ICEBUS6</td>
<td>C020</td>
<td>GND</td>
<td></td>
<td>D037</td>
<td>A012</td>
<td>AD18</td>
</tr>
<tr>
<td>B003</td>
<td>AF004</td>
<td>D/C#/RSTMODE#</td>
<td>C021</td>
<td>B014</td>
<td>AD13</td>
<td>D038</td>
<td>A015</td>
<td>AD09</td>
</tr>
<tr>
<td>B004</td>
<td>NC</td>
<td></td>
<td>C022</td>
<td>A014</td>
<td>AD12</td>
<td>D039</td>
<td>C021</td>
<td>BE2#</td>
</tr>
<tr>
<td>B005</td>
<td>GND</td>
<td></td>
<td>C023</td>
<td>D002</td>
<td>DP3</td>
<td>D040</td>
<td>GND</td>
<td></td>
</tr>
<tr>
<td>B006</td>
<td>VCC (target)</td>
<td></td>
<td>C024</td>
<td>C003</td>
<td>MA10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B007</td>
<td>AC001</td>
<td>ICEADS#</td>
<td>C025</td>
<td>GND</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B008</td>
<td>AA003</td>
<td>ICEBUS7</td>
<td>C026</td>
<td>C005</td>
<td>MA5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B009</td>
<td>W003</td>
<td>ICEBUS1</td>
<td>C027</td>
<td>C006</td>
<td>MA3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B010</td>
<td>GND</td>
<td></td>
<td>C028</td>
<td>C008</td>
<td>AD29</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B011</td>
<td>V001</td>
<td>HOLD</td>
<td>C029</td>
<td>C010</td>
<td>AD23</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B012</td>
<td>R003</td>
<td>XINT5#</td>
<td>C030</td>
<td>GND</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B013</td>
<td>P001</td>
<td>S_INTD#/XINT3#</td>
<td>C031</td>
<td>C011</td>
<td>AD20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B014</td>
<td>M003</td>
<td>LEAF1#</td>
<td>C032</td>
<td>C013</td>
<td>AD14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B015</td>
<td>GND</td>
<td></td>
<td>C033</td>
<td>C015</td>
<td>AD8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B016</td>
<td>L003</td>
<td>CE0#</td>
<td>C034</td>
<td>A016</td>
<td>AD6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B017</td>
<td>J003</td>
<td>MWE0#</td>
<td>C035</td>
<td>GND</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B018</td>
<td>G003</td>
<td>CAS2#</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Each signal in the JTAG header is paired with its own ground connection to avoid the noise problems associated with long ribbon cables. Signal descriptions are found in the *i960® RP Microprocessor User’s Manual*.

### Table 3-9. JTAG Header Pinout

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>INPUT/OUTPUT TO 80960RP</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>TRST#</td>
<td>IN</td>
<td>2</td>
<td>GND</td>
</tr>
<tr>
<td>3</td>
<td>TDI</td>
<td>IN</td>
<td>4</td>
<td>GND</td>
</tr>
<tr>
<td>5</td>
<td>TDO</td>
<td>OUT</td>
<td>6</td>
<td>GND</td>
</tr>
<tr>
<td>7</td>
<td>TMS</td>
<td>IN</td>
<td>8</td>
<td>GND</td>
</tr>
<tr>
<td>9</td>
<td>TCK</td>
<td>IN</td>
<td>10</td>
<td>GND</td>
</tr>
<tr>
<td>11</td>
<td>RSTIN#</td>
<td>IN</td>
<td>12</td>
<td>GND</td>
</tr>
<tr>
<td>13</td>
<td>RSTOUT#</td>
<td>OUT</td>
<td>14</td>
<td>GND</td>
</tr>
<tr>
<td>15</td>
<td>PWRVLD</td>
<td>OUT</td>
<td>16</td>
<td>GND</td>
</tr>
</tbody>
</table>

### 3.8.4 APIC Header

An APIC (Advanced Programmable Interrupt Controller) header is included on the IQ-SDK platform at J8. The APIC interface allows the IQ-SDK platform to act as an intelligent interrupt controller for the host system. The APIC header is a 3 by 2 header. The pinout for the APIC header is shown in Table 3-10, and the signal definitions for the APIC header can be found in the *i960® RP Microprocessor User’s Manual*. For APIC header software information, refer to *I/O APIC Emulation Software for the i960® RP Processor*. 
3.9 USER LEDS

The IQ-SDK platform has a bank of eight user-programmable LEDs, located on the upper edge of the adapter board. These LEDs are controlled by a write-only register and used as a debugging aid during development. Software can control the state of the user LEDs by writing to the LED Register, located at E004 0000H. Each of the eight bits of this register correspond to one of the user LEDs. Clearing a bit in the LED Register by writing a “0” to it turns the corresponding LED on, while setting a bit by writing a “1” to it turns the corresponding LED off. Resetting the IQ-SDK platform results in clearing the register and turning all the LEDs on. The LED Register bitmap is shown in Figure 3-3.

The user LEDs are numbered in descending order from left to right, with LED7 being on the left when looking at the component side of the adapter.

![LED Register Bitmap](image-url)

Figure 3-3. LED Register Bitmap
3.10 DRAM STATUS REGISTER

The DRAM status register is included on the IQ-SDK platform so that initialization code can configure the adapter for the size and speed of installed DRAM. The register is a read-only register at address E004 0000H.

![Figure 3-4. DRAM Status Register](image-url)
i960® RP PROCESSOR
OVERVIEW
CHAPTER 4
i960® RP PROCESSOR OVERVIEW

This chapter describes the features and operation of the processor on the IQ-SDK platform. For more detail, refer to the *i960® RP Microprocessor User’s Manual*.

### 4.1 CPU MEMORY MAP

The memory map for the IQ-SDK platform is shown in Figure 4-1. All addresses below 8202 0000H on the IQ-SDK platform are reserved for various functions of the i960 RP processor, as shown on the memory map. Documentation for these areas, as well as the processor memory mapped registers at FF00 0000H and the IBR, can be found in the *i960® RP Microprocessor User’s Manual*. 
Figure 4-1. IQ-SDK Platform Memory Map

*Section 3.4 describes the relationship of the ROMs and the ROM SWAP switch.*
4.2 LOCAL INTERRUPTS

The i960 RP processor is built around an i960 Jx core, which has nine external interrupt lines designated XINT0# through XINT7# and NMI#. In the i960 RP processor, these interrupt lines are not directly connected to external interrupts, but pass through a layer of internal interrupt routing logic. Figure 4-2 shows the interrupt connections on the i960 RP processor.

XINT0# through XINT3# on the i960 Jx core can be used to receive PCI interrupts from the secondary PCI bus, or these interrupts can be passed through to the primary PCI interface, depending on the setting of the XINT Select bit of the PCI Interrupt Routing Select Register in the i960 RP processor. On the IQ-SDK platform, XINT0# through XINT3# are configured to receive interrupts from the secondary PCI bus.

XINT4# and XINT5# on the i960 RP processor may be connected to interrupt sources external to the processor. On the IQ-SDK platform, XINT4# is unused and XINT5# is connected to the 16C550 UART.

XINT6#, XINT7#, and NMI# receive interrupts from internal sources as well as their respective external interrupt lines. Since all of these interrupts accept signals from multiple sources, a status register is provided for each of them to allow service routines to identify the source of the interrupt. Each of the possible interrupt sources is assigned a bit position in the status register. The interrupt sources for these lines are shown in Figure 4-2. On the IQ-SDK platform, these interrupts are not connected to any external interrupt sources and receive interrupts only from the internal devices on the i960 RP processor. Note that error indications are received on NMI#, whereas XINT6# and XINT7# receive normal device interrupts.
Figure 4-2. i960® RP Interrupt Controller Connections
4.3 CPU COUNTER/TIMERS

The i960 RP processor is equipped with two on-chip counter/timers which are clocked with the i960 RP processor clock signal. The i960 RP processor receives its clock from the primary PCI interface clock, generated by the motherboard. Most motherboards generate a 33 MHz clock signal, although the PCI specification only requires a clock frequency between 0 and 33 MHz. The timers can be programmed for single-shot or continuous mode, and can generate interrupts to the processor when the countdown expires.

4.4 PRIMARY PCI INTERFACE

The primary PCI interface on the IQ-SDK platform provides the i960 RP processor with a connection to the PCI bus on the host system. Only the PCI-to-PCI bridge unit on the i960 RP processor is directly connected to the primary PCI interface. Devices installed on IQ Modules are connected to the PCI bus via the bridge unit on the i960 RP processor. The PCI-to-PCI bridge accepts Type 1 configuration cycles destined for devices on the secondary bus, and will forward them as Type 0 or Type 1 configuration cycles, or as special cycles.

4.5 SECONDARY PCI INTERFACE

The secondary PCI interface provided by the i960 RP processor is used to connect PCI-based IQ Modules to the host system’s PCI bus. IQ Modules are attached to the IQ-SDK platform with a connector (see Section 3.6) and may contain up to four separate PCI devices. The i960 RP processor provides PCI-to-PCI bridge functionality to map installed PCI devices onto the host PCI bus, and supports transaction forwarding in both directions across the bridge. PCI devices on IQ Modules can therefore act as masters or slaves on the host system’s PCI bus. Additional PCI-to-PCI bridge devices are supported by the i960 RP processor on its secondary PCI interface and can be designed into IQ Modules. In addition, the i960 RP processor supports “private” PCI devices on its secondary bus. Private devices are hidden from initialization code on the host system, and are configured and accessed directly by the i960 RP processor. These devices are not part of the normal PCI address space, but they can act as PCI bus masters and transfer data to and from other PCI devices in the system.

Unless designated as private devices, PCI devices installed on the secondary PCI interface of the IQ-SDK platform are mapped into the system-wide PCI address space by configuration software running on the host system. No logical distinction is made at the system level between devices on the primary PCI bus and devices on secondary buses; all transaction forwarding is handled transparently by the PCI-to-PCI bridge. Configuration cycles and read and write accesses from the host are forwarded through the PCI-to-PCI bridge unit of the i960 RP processor. Master read and write cycles from devices on the secondary PCI bus are also forwarded to the host bus by the PCI-to-PCI bridge unit.
4.6 DMA CHANNELS

The i960 RP processor features three independent DMA channels, two of which operate on the primary PCI interface, whereas the remaining one operates on the secondary PCI interface. All three of the DMA channels connect to the i960 RP processor’s local bus and can be used to transfer data from PCI devices to memory on the IQ-SDK platform. Support for demand mode, chaining, and scatter/gather is built into all three channels. The DMA can address the entire $2^{54}$ bytes of address space on the PCI bus and $2^{32}$ bytes of address space on the i960 local bus.

Figure 4-3. i960® RP Processor DMA Controller
MON960 ON THE IQ-SDK PLATFORM
A number of additions have been made to MON960 to fully support the IQ-SDK. This section describes these additions. For complete documentation on the operation of MON960, see the MON960 Debug Monitor User’s Guide.

5.1 SECONDARY PCI BUS EXPANSION CONNECTOR

The IQ-SDK platform contains a secondary PCI bus expansion connector to give users access to the secondary PCI bus of the 80960RP using either a standard or custom I/O module. Extensions to MON960 perform secondary PCI bus initialization including the establishment of a secondary PCI bus address map. Routines compatible with the PCI Local Bus Specification Revision 2.1 allow the software on the IQ-SDK platform to search for devices on the secondary PCI bus and read and write the configuration space of those devices.

5.2 FIRMWARE COMPONENTS

The IQ-SDK firmware package consists of four main components: initialization firmware, the MON960 kernel, MON960 extensions, and diagnostics/example code. These four components together are referred to as MON960.

5.2.1 MON960 Initialization

The main function of MON960 initialization is to put the IQ-SDK platform into a known, functional state that allows the host processor to perform PCI initialization and allows both the MON960 kernel and the MON960 extensions to load and execute correctly. MON960 initialization is the first activity performed after a RESET condition. MON960 initialization encompasses all major portions of the 80960RP and IQ-SDK platform including i960 Jx core initialization, Memory Controller initialization, DRAM initialization, Primary PCI Address Translation Unit (ATU) initialization, and PCI-to-PCI Bridge Unit initialization.

The IQ-SDK platform is designed to use the Configuration Mode of the 80960RP. Configuration Mode allows the i960 Jx core to initialize and control the initialization process before the PCI host configures the 80960RP processor. By utilizing Configuration Mode, the user is given the ability to initialize the PCI configuration registers to values other than the default power-up values. Configuration Mode gives the user maximum flexibility to customize the way in which the 80960RP processor and IQ-SDK platform appear to the PCI host configuration software.
5.2.2 i960 Jx Core Initialization

The i960 Jx core begins the initialization process by reading its Initial Memory Image (IMI) from a fixed address in the boot ROM (FEFF FF30H in the i960 address space). The IMI includes the Initialization Boot Record (IBR), the Process Control Block (PRCB), and several system data structures. The IBR provides initial configuration information for the core and integrated peripherals, pointers to the system data structures and the first instruction to be executed after processor initialization, and checksum words that the processor uses in its selftest routine. In addition to the IBR and PRCB, the required data structures are: the System Procedure Table, the Control Table, the Interrupt Table, the Fault Table, and a User Stack (application dependent), Supervisor Stack, and Interrupt Stack.

5.2.3 Memory Controller Initialization

Since the 80960RP Memory Controller is integral to the design and operation of the IQ-SDK platform, the operational parameters for Bank 0 and Bank 1 are established immediately after processor core initialization. Memory Bank 0 is associated with the ROMs on the IQ-SDK platform. Memory Bank 1 is associated with the UART, the LED Control Register, and the DRAM Status Register. Parameters such as Bank Base Address, Read Wait States, and Write Wait States must be established to ensure the proper operation of the IQ-SDK platform. The Memory Controller is initialized so as to be consistent with the IQ-SDK platform memory map shown in Figure 4-1.

5.2.4 DRAM Initialization

DRAM Initialization includes not only establishing the operational parameters for the 80960RP's DRAM controller, but also sizing and clearing the installed DRAM configuration. To configure the system properly, an algorithm is used in which the DRAM controller is configured for the largest supportable bank size, a memory test is run to determine the actual bank size, and the DRAM controller is reconfigured for the proper bank size. The DRAM controller is also initialized to enable refresh cycles. Once the DRAM controller is configured, the DRAM is cleared in preparation for the C language runtime environment. The actual DRAM size is stored for later use (e.g. to establish the size of the IQ-SDK platform PCI Slave image). The DRAM Controller is initialized to be consistent with the IQ-SDK platform memory map shown in Figure 4-1.
5.2.5 Primary PCI Interface Initialization

The IQ-SDK platform is a multi-function PCI device. On the primary PCI bus, two functions (from a PCI Configuration Space standpoint) are supported.

- Function 0 is the PCI-to-PCI Bridge of the 80960RP, which optionally provides access capability between the primary PCI bus and the secondary PCI bus.
- Function 1 is the Primary ATU which provides access capability between the primary PCI bus and the local i960 bus.

Since the IQ-SDK platform is operating in Configuration Mode, the PCI host will receive PCI Retries when it attempts to access the Configuration Space of the 80960RP's primary PCI interface until the Configuration Cycle Disable bit in the Extended Bridge Control Register (EBCR) is cleared. For this reason, and to prevent PCI host problems, Primary PCI Initialization occurs at the earliest possible opportunity after Memory and DRAM controller initialization. The completion of primary PCI interface initialization is signalled by having the i960 Jx core clear the Configuration Cycle Disable bit in the EBCR.

5.2.6 Primary ATU Initialization

Primary ATU (Bridge) initialization includes initialization by the i960 Jx core and initialization by the PCI host processor. Local initialization occurs first and consists mainly of establishing the operational parameters for access to the local IQ-SDK platform bus. The Primary Inbound ATU Limit Register (PIALR) is initialized to establish the block size of memory required by the Primary ATU. The PIALR value is based on the installed DRAM configuration. The Primary Inbound ATU Translate Value Register (PIATVR) is initialized to establish the translation value for PCI-to-Local accesses. The PIATVR value is set to reference the base of local DRAM. The Primary Outbound Memory Window Value Register (POMWVR) is initialized to establish the translation value for Local-to-PCI accesses. The POMWVR value remains at its default value of “0” to allow the IQ-SDK platform to access the start of the PCI Memory address map, which is typically occupied by PCI host memory. Likewise, the Primary Outbound I/O Window Value Register (POIOWVR) remains at its default value of “0” to allow the IQ-SDK platform to access the start of the PCI I/O address map. PCI Doorbell-related parameters are also established to allow for communication between the IQ-SDK platform and a PCI bus master using the doorbell mechanism.

By default, Primary Outbound Configuration Cycle parameters are not established and Dual Address Cycle (DAC) support is not enabled. The ATU Configuration Register (ATUCR) is initialized to establish the operational parameters for the Doorbell Unit and ATU interrupts (both primary and secondary), and to enable the primary and secondary ATUs. The PCI host is responsible for allocating PCI address space (Memory, Memory Mapped I/O, and I/O), and assigning the PCI Base addresses for the IQ-SDK platform.
5.2.7 PCI-to-PCI Bridge Initialization

PCI-to-PCI Bridge initialization includes initialization by the i960 Jx core and initialization by the PCI host processor. Local initialization occurs first and consists mainly of establishing the operational parameters for the secondary PCI interface of the PCI-to-PCI bridge. On the IQ-SDK platform, the secondary PCI bus is configured to consist of private devices (not visible to PCI host configuration cycles). To support a private secondary PCI bus, the Secondary IDSEL Select Register (SISR) is initialized to prevent the secondary PCI address bits [20:16] from being asserted during conversion of PCI Type 1 configuration cycles on the primary PCI bus to PCI Type 0 configuration cycles on the secondary PCI bus. Secondary PCI bus masters are prevented from initiating transactions that will be forwarded to the primary PCI interface. The PCI host is responsible for assigning and initializing the PCI bus numbers, allocating PCI address space (Memory, Memory Mapped I/O, and I/O), and assigning the IRQ numbers to valid interrupt routing values.

5.2.8 Secondary ATU Initialization

Secondary ATU (Bridge) initialization consists mainly of establishing the operational parameters for access between the local IQ-SDK platform bus and the secondary PCI devices. The Secondary Inbound ATU Base Address Register (SIABAR) is initialized to establish the PCI base address of IQ-SDK platform local memory from the secondary PCI bus. By convention, the secondary PCI base address for access to IQ-SDK platform local memory is “0”. The Secondary Inbound ATU Limit Register (SIALR) is initialized to establish the block size of memory required by the secondary ATU. The SIALR value is based on the installed DRAM configuration. The Secondary Inbound ATU Translate Value Register (SIA TVR) is initialized to establish the translation value for Secondary PCI-to-Local accesses. The SIA TVR value is set to reference the base of local DRAM. The Secondary Outbound Memory Window Value Register (SOMWVR) is initialized to establish the translation value for Local-to-Secondary PCI accesses. The SOMWVR value is left at its default value of “0” to allow the IQ-SDK platform to access the start of the PCI Memory address map. Likewise, the Secondary Outbound I/O Window Value Register (SOIOWVR) is left at its default value of “0” to allow the IQ-SDK platform to access the start of the PCI I/O address map.

On the secondary PCI bus, the IQ-SDK platform assumes the duties of PCI host and, as such, is required to configure the devices of the secondary PCI bus. Secondary Outbound Configuration Cycle parameters are established during secondary PCI bus configuration. Secondary PCI bus configuration is accomplished via MON960 Extension routines. Secondary PCI bus DAC support is not initialized.
5.3 MON960 KERNEL

The MON960 Kernel (monitor) provides the IQ-SDK user with a software platform on which application software can be developed and run. The monitor provides several features that the IQ-SDK user can use to speed application development. Among the available features are:

- Communication with a terminal or terminal emulation package on a host computer through a serial cable with automatic baud rate detection
- Communication with a software debugger such as DB960 or gdb960 (available from Intel) using the software interface called Host Debugger Interface (HDI)
- Communication with the host computer via the primary PCI bus
- Downloads of COFF object files via the primary PCI bus or via the serial console port at baud rates up to 115,200 baud
- Downloads of COFF object files via the primary PCI bus
- On-board erasure and programming of Intel 28F020 Flash ROMs
- Memory display and modification capability
- Breakpoint and single-step capability to support debugging of user code
- Disassembly of i960 instructions

5.4 MON960 EXTENSIONS

The monitor has been extended to include the secondary PCI bus initialization and also the BIOS routines which are contained in Revision 2.1 of the PCI BIOS Specification.

5.4.1 Secondary PCI Initialization

MON960 extensions are responsible for initializing the devices on the secondary PCI bus of the IQ-SDK platform. Secondary PCI initialization involves allocating address spaces (Memory, Memory Mapped I/O, and I/O), assigning PCI base addresses, assigning IRQ values, and enabling PCI mastership. Devices containing PCI-to-PCI bridges and hierarchical buses are not supported.
5.4.2 PCI BIOS Routines

The PCI BIOS routines are accessible at the MON960 layer and can also be accessed by application level software by using the i960 system call mechanism and the System Procedure Table. The supported BIOS functions are described in the subsections that follow.

- pci_bios_present()
- find_pci_device()
- find_pci_class_code()
- generate_special_cycle()
- read_config_byte()
- read_config_word()
- read_config_dword()
- write_config_byte()
- write_config_word()
- write_config_dword()
- get_irq_routing_options()
- set_pci_irq()

Although the calling interface is different from that used on a DOS-based host, these functions preserve, as closely as possible, the parameters and return values described in PCI Local Bus Specification Revision 2.1. Functions that return multiple values do so by filling in the fields of a structure passed by the calling routine.

5.4.2.1 pci_bios_present

This function allows the caller to determine whether the PCI BIOS interface function set is present, and the current interface version level. It also provides information about the hardware mechanism used for accessing configuration space and whether or not the hardware supports generation of PCI Special Cycles.

Calling convention:

```c
int pci_bios_present ( 
    PCI_BIOS_INFO *info
);
```

Return values:

This function always returns SUCCESSFUL.
5.4.2.2 find_pci_device

This function returns the location of PCI devices that have a specific Device ID and Vendor ID. Given a Vendor ID, a Device ID, and an Index, the function returns the Bus Number, Device Number, and Function Number of the Nth Device/Function whose Vendor ID and Device ID match the input parameters.

Calling software can find all devices having the same Vendor ID and Device ID by making successive calls to this function starting with the index set to “0”, and incrementing the index until the function returns DEVICE_NOT_FOUND. A return value of BAD_VENDOR_ID indicates that the Vendor ID value passed had a value of all “1”s.

Calling convention:

```c
int find_pci_device (
    int    device_id,
    int    vendor_id,
    int    index
);
```

Return values:

This function returns SUCCESSFUL if the indicated device is located, DEVICE_NOT_FOUND if the indicated device cannot be located, or BAD_VENDOR_ID if the vendor_id value is illegal.

5.4.2.3 find_pci_class_code

This function returns the location of PCI devices that have a specific Class Code. Given a Class Code and an Index, the function returns the Bus Number, Device Number, and Function Number of the Nth Device/Function whose Class Code matches the input parameters.

Calling software can find all devices having the same Class Code by making successive calls to this function starting with the index set to “0”, and incrementing the index until the function returns DEVICE_NOT_FOUND.

Calling convention:

```c
int find_pci_class_code (    
    int    class_code,
    int    index
);
```
Return values:

This function returns SUCCESSFUL if the indicated device is located or DEVICE_NOT_FOUND if the indicated device cannot be located.

5.4.2.4 generate_special_cycle

This function allows for generation of PCI Special Cycles. The generated special cycle is broadcast on a specific PCI Bus in the system.

PCI Special Cycles are not supported on the IQ-SDK platform secondary PCI bus.

Calling convention:

```c
int generate_special_cycle (  
    int bus_number,  
    int special_cycle_data  
);
```

Return values:

Since PCI Special Cycles are not supported by the IQ-SDK platform, this function always returns FUNC_NOT_SUPPORTED.

5.4.2.5 read_config_byte

This function allows the caller to read individual bytes from the configuration space of a specific device.

Calling convention:

```c
int read_config_byte (  
    int bus_number,  
    int device_number,  
    int function_number,  
    int register_number,/* 0,1,2,...,255 */  
    UINT 8*data  
);
```

Return values:

This function returns SUCCESSFUL if the indicated byte was read correctly or ERROR if there is a problem with the parameters.
5.4.2.6 read_config_word

This function allows the caller to read individual shorts (16 bits) from the configuration space of a specific device. The Register Number parameter must be a multiple of two (i.e., bit 0 must be set to “0”).

Calling convention:

```c
int read_config_word {
    int bus_number,
    int device_number,
    int function_number,
    int register_number;/* 0,2,4,...,254 */
    UINT 16*data
};
```

Return values:

This function returns SUCCESSFUL if the indicated word was read correctly or ERROR if there is a problem with the parameters.

5.4.2.7 read_config_dword

This function allows the caller to read individual longs (32 bits) from the configuration space of a specific device. The Register Number parameter must be a multiple of four (i.e., bits 0 and 1 must be set to “0”).

Calling convention:

```c
int read_config_dword {
    int bus_number,
    int device_number,
    int function_number,
    int register_number;/* 0,4,8,...,252 */
    UINT 32*data
};
```

Return values:

This function returns SUCCESSFUL if the indicated long was read correctly or ERROR if there is a problem with the parameters.
5.4.2.8 write_config_byte

This function allows the caller to write individual bytes to the configuration space of a specific device.

Calling convention:
```
int write_config_byte (  
    int bus_number,  
    int device_number,  
    int function_number,  
    int register_number,/* 0,1,2,...,255 */  
    UINT 8*data  
);  
```

Return values:

This function returns SUCCESSFUL if the indicated byte was written correctly or ERROR if there is a problem with the parameters.

5.4.2.9 write_config_word

This function allows the caller to write individual shorts (16 bits) to the configuration space of a specific device. The Register Number parameter must be a multiple of two (i.e., bit 0 must be set to “0”).

Calling convention:
```
int write_config_word (  
    int bus_number,  
    int device_number,  
    int function_number,  
    int register_number,/* 0,2,4,...,254 */  
    UINT 16*data  
);  
```

Return values:

This function returns SUCCESSFUL if the indicated word was written correctly or ERROR if there is a problem with the parameters.
5.4.2.10 write_config_dword

This function allows the caller to write individual longs (32 bits) to the configuration space of a specific device. The Register Number parameter must be a multiple of four (i.e., bits 0 and 1 must be set to “0”).

Calling convention:

```c
int write_config_dword (   
    int bus_number,   
    int device_number,   
    int function_number,   
    int register_number, /* 0,4,8,...,252 */   
    UINT 32*data   
);   
```

Return values:

This function returns SUCCESSFUL if the indicated long was written correctly or ERROR if there is a problem with the parameters.

5.4.2.11 get_irq_routing_options

This routine returns the PCI interrupt routing options available on the IQ-SDK platform. Two values are provided for each PCI interrupt pin for each device. One of these values is a bitmap that shows the interrupt to which 80960RP XINT (XINT3:0) is connected. The second value is a link value that provides a way of specifying which PCI interrupt pins are wire-OR’ed together on the motherboard. Interrupt pins with the same link value are wired together.

The PCI Interrupt routing fabric on the IQ-SDK platform is not reconfigurable (fixed mapping relationships).

Calling convention:

```c
int get_irq_routing_options (   
    PCI_IRQ_ROUTING_TABLE *table   
);   
```

Return values:

This function always returns SUCCESSFUL.
5.4.2.12 set_pci_irq

The PCI Interrupt routing fabric on the IQ-SDK platform is not reconfigurable (fixed mapping relationships); therefore, this function is not supported.

Calling convention:

```c
int set_pci_irq (
    int int_pin,
    int irq_num,
    int bus_dev
);
```

Return values:

This function always returns FUNC_NOT_SUPPORTED.

5.4.3 Additional MON960 Commands

The following commands have been added to the UI interface of MON960 to support the IQ-SDK platform.

5.4.3.1 print_pci Utility

A print_pci command to MON960 is accessed through the MON960 command prompt. This command displays the contents of the PCI configuration space on a selected adapter on the secondary PCI interface. For more information on the meaning of the fields in PCI configuration space, refer to the *PCI Local Bus Specification* Revision 2.1. The syntax of this command is:

```plaintext
pp <bus number> <device number> <function number>
```

5.5 DIAGNOSTICS / EXAMPLE CODE

IQ-SDK platform diagnostic routines serve a twofold purpose: to verify proper hardware operation and to provide example code for users who need similar functions in their applications. Diagnostic routines fall into two categories: board level diagnostics and PCI expansion module diagnostics.
5.5.1 Board Level Diagnostics

Board level diagnostics exercise all basic areas of the IQ-SDK platform. Diagnostic routines include DRAM tests, UART tests, LED tests, internal timer tests, I2C bus tests, and primary PCI bus tests. Primary PCI bus tests exercise the primary ATU, the PCI Doorbell unit, and the PCI DMA controller. Interrupts from both local and PCI sources are generated and handled. The PCI bus tests require an external test suite running on a PC to verify complete functionality of the IQ-SDK platform.

5.5.2 PCI Expansion Module Diagnostics

PCI expansion module (IQ Module) diagnostics exercise the secondary PCI bus and the expansion modules, and also demonstrate the use of the PCI BIOS routines present in MON960 and illustrate basic functions in the expansion modules (e.g., sending and receiving Ethernet packets and reading and writing SCSI disk blocks). All Cyclone-built PCI expansion modules are supported by MON960 diagnostic code.
IQ MODULE INTERFACE
CHAPTER 6
IQ MODULE INTERFACE

6.1 INTRODUCTION

The IQ Module Interface allows PCI devices to be connected to the secondary PCI interface of the i960 RP processor. Up to four devices may be included in an IQ Module (the i960 RP processor allows up to six devices on its secondary bus), including PCI-to-PCI bridges. The standard signals defined for 32-bit PCI edge connectors are used for IQ Modules, with the exceptions noted in Section 6.3. The timing for devices on IQ Modules is the same as the timing for any other PCI device; see the PCI Local Bus Specification Revision 2.1 for details.

A number of IQ Modules are available from Intel. This section is intended for users interested in developing their own modules.

6.2 PHYSICAL ATTRIBUTES

The physical dimensions of IQ Modules are shown in the following two figures.

Note: All dimensions are in inches.
6.3 IQ MODULE SIGNAL DEFINITIONS

IQ Modules use the signals defined in the *PCI Local Bus Specification* Revision 2.1 for 32-bit PCI devices, with a few minor changes.

- Added four clock signals, $S_{CLK3:0}$, to the IQ Module connector.
- Added four request signals, $S_{REQ3:0#}$, to the IQ Module connector.
- Added four grant signals, $S_{GNT3:0#}$ to the IQ Module connector.
- Removed the following signals from the standard PCI edge connector: PRSNT1#, PRSNT2#, CLK, GNT#, REQ#, IDSEL, and six reserved pins.

The replaced pins are either of no use in this implementation, or their function is duplicated by one of the added pins.

The added signals correspond directly to signals documented in the *PCI Local Bus Specification* Revision 2.1; there is one signal for each possible PCI device on an IQ Module. $S_{CLK3:0}$ follow the description for CLK, $S_{REQ3:0#}$ follow the description for REQ#, and $S_{GNT3:0#}$ follow the description for REQ# in the PCI Specification. When the appropriate signals are connected to PCI devices on an IQ Module, each device has the full complement of PCI signals defined in the specification.

IDSEL signals are not provided. The designer of an IQ Module should connect the proper $S_{AD}$ signal to a device’s IDSEL pin. $S_{AD31:11}$ may be used depending on whether the device is to be a public or private PCI device.
6.4 IQ MODULE CONNECTOR

IQ Modules use an AMP Champ .050" FH board-to-board connector with 120 pins. Plug AMP P/N 176380-4 is located on the IQ-SDK platform and attaches to receptacle AMP P/N 176372-5. This connector combination allows for a 12mm (0.472") board-to-board spacing. See Figure 6-1 and Figure 6-2 for dimensions and component clearance details.

Table 6-1. IQ Module Connector Pinout (Sheet 1 of 2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>S_TRST#</td>
<td>61</td>
<td>-12 V</td>
</tr>
<tr>
<td>2</td>
<td>+12 V</td>
<td>62</td>
<td>S_TCK</td>
</tr>
<tr>
<td>3</td>
<td>S_TMS</td>
<td>63</td>
<td>GND</td>
</tr>
<tr>
<td>4</td>
<td>S_TDI</td>
<td>64</td>
<td>N/C</td>
</tr>
<tr>
<td>5</td>
<td>+5 V</td>
<td>65</td>
<td>+5 V</td>
</tr>
<tr>
<td>6</td>
<td>S_INTA#</td>
<td>66</td>
<td>+5 V</td>
</tr>
<tr>
<td>7</td>
<td>S_INTC#</td>
<td>67</td>
<td>S_INTB#</td>
</tr>
<tr>
<td>8</td>
<td>+5 V</td>
<td>68</td>
<td>S_INTD#</td>
</tr>
<tr>
<td>9</td>
<td>CLK_C</td>
<td>69</td>
<td>S_REQ3#</td>
</tr>
<tr>
<td>10</td>
<td>+5 V</td>
<td>70</td>
<td>S_REQ1#</td>
</tr>
<tr>
<td>11</td>
<td>CLK_D</td>
<td>71</td>
<td>S_GNT3#</td>
</tr>
<tr>
<td>12</td>
<td>GND</td>
<td>72</td>
<td>GND</td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>73</td>
<td>GND</td>
</tr>
<tr>
<td>14</td>
<td>S_GNT1#</td>
<td>74</td>
<td>CLKA</td>
</tr>
<tr>
<td>15</td>
<td>S_RST#</td>
<td>75</td>
<td>GND</td>
</tr>
<tr>
<td>16</td>
<td>+5 V</td>
<td>76</td>
<td>CLKB</td>
</tr>
<tr>
<td>17</td>
<td>S_GNT0#</td>
<td>77</td>
<td>GND</td>
</tr>
<tr>
<td>18</td>
<td>GND</td>
<td>78</td>
<td>S_REQ0#</td>
</tr>
<tr>
<td>19</td>
<td>S_REQ2#</td>
<td>79</td>
<td>+5 V</td>
</tr>
<tr>
<td>20</td>
<td>S_AD30</td>
<td>80</td>
<td>S_AD31</td>
</tr>
<tr>
<td>21</td>
<td>3.3 V¹</td>
<td>81</td>
<td>S_AD29</td>
</tr>
<tr>
<td>22</td>
<td>S_AD28</td>
<td>82</td>
<td>GND</td>
</tr>
<tr>
<td>23</td>
<td>S_AD26</td>
<td>83</td>
<td>S_AD27</td>
</tr>
<tr>
<td>24</td>
<td>GND</td>
<td>84</td>
<td>S_AD25</td>
</tr>
<tr>
<td>25</td>
<td>S_AD24</td>
<td>85</td>
<td>3.3 V¹</td>
</tr>
<tr>
<td>26</td>
<td>S_GNT2#</td>
<td>86</td>
<td>S_C/BE3#</td>
</tr>
<tr>
<td>27</td>
<td>3.3 V¹</td>
<td>87</td>
<td>S_AD23</td>
</tr>
<tr>
<td>28</td>
<td>S_AD22</td>
<td>88</td>
<td>GND</td>
</tr>
</tbody>
</table>
Table 6-1. IQ Module Connector Pinout (Sheet 2 of 2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>29</td>
<td>S_AD20</td>
<td>89</td>
<td>S_AD21</td>
</tr>
<tr>
<td>30</td>
<td>GND</td>
<td>90</td>
<td>S_AD19</td>
</tr>
<tr>
<td>31</td>
<td>S_AD18</td>
<td>91</td>
<td>3.3 V¹</td>
</tr>
<tr>
<td>32</td>
<td>S_AD16</td>
<td>92</td>
<td>S_AD17</td>
</tr>
<tr>
<td>33</td>
<td>3.3 V¹</td>
<td>93</td>
<td>S_C/BE2#</td>
</tr>
<tr>
<td>34</td>
<td>S_FRAME#</td>
<td>94</td>
<td>GND</td>
</tr>
<tr>
<td>35</td>
<td>GND</td>
<td>95</td>
<td>S_IRDY#</td>
</tr>
<tr>
<td>36</td>
<td>S_TRDY#</td>
<td>96</td>
<td>3.3 V¹</td>
</tr>
<tr>
<td>37</td>
<td>GND</td>
<td>97</td>
<td>S_DEVSEL#</td>
</tr>
<tr>
<td>38</td>
<td>S_STOP#</td>
<td>98</td>
<td>GND</td>
</tr>
<tr>
<td>39</td>
<td>3.3 V¹</td>
<td>99</td>
<td>S_LOCK#</td>
</tr>
<tr>
<td>40</td>
<td>N/C</td>
<td>100</td>
<td>S_PERR#</td>
</tr>
<tr>
<td>41</td>
<td>N/C</td>
<td>101</td>
<td>3.3 V¹</td>
</tr>
<tr>
<td>42</td>
<td>GND</td>
<td>102</td>
<td>S_SERR#</td>
</tr>
<tr>
<td>43</td>
<td>S_PAR</td>
<td>103</td>
<td>3.3 V¹</td>
</tr>
<tr>
<td>44</td>
<td>S_AD15</td>
<td>104</td>
<td>S_C/BE1#</td>
</tr>
<tr>
<td>45</td>
<td>3.3 V¹</td>
<td>105</td>
<td>S_AD14</td>
</tr>
<tr>
<td>46</td>
<td>S_AD13</td>
<td>106</td>
<td>GND</td>
</tr>
<tr>
<td>47</td>
<td>S_AD11</td>
<td>107</td>
<td>S_AD12</td>
</tr>
<tr>
<td>48</td>
<td>GND</td>
<td>108</td>
<td>S_AD10</td>
</tr>
<tr>
<td>49</td>
<td>S_AD9</td>
<td>109</td>
<td>GND</td>
</tr>
<tr>
<td>50</td>
<td>S_C/BE0#</td>
<td>110</td>
<td>S_AD8</td>
</tr>
<tr>
<td>51</td>
<td>3.3 V¹</td>
<td>111</td>
<td>S_AD7</td>
</tr>
<tr>
<td>52</td>
<td>S_AD6</td>
<td>112</td>
<td>3.3 V¹</td>
</tr>
<tr>
<td>53</td>
<td>S_AD4</td>
<td>113</td>
<td>S_AD5</td>
</tr>
<tr>
<td>54</td>
<td>GND</td>
<td>114</td>
<td>S_AD3</td>
</tr>
<tr>
<td>55</td>
<td>S_AD2</td>
<td>115</td>
<td>GND</td>
</tr>
<tr>
<td>56</td>
<td>S_AD0</td>
<td>116</td>
<td>S_AD1</td>
</tr>
<tr>
<td>57</td>
<td>+5 V</td>
<td>117</td>
<td>+5 V</td>
</tr>
<tr>
<td>58</td>
<td>N/C</td>
<td>118</td>
<td>N/C</td>
</tr>
<tr>
<td>59</td>
<td>+5 V</td>
<td>119</td>
<td>+5 V</td>
</tr>
<tr>
<td>60</td>
<td>+5 V</td>
<td>120</td>
<td>+5 V</td>
</tr>
</tbody>
</table>

**NOTE:**
1. 3.3 V pins are not supplied with 3.3 V power and are reserved for future use. Do not decouple 3.3 V pins to ground with 0.01 µF capacitors to provide AC return paths.
6.5 RIGHT-ANGLE MODULE EXTENDER CARD

For users developing their own IQ Modules, a right-angle module extender card is available from Intel (Intel P/N IQEXTENDER). This card allows IQ Modules to be connected to the IQ-SDK platform at a right angle, and provides 0.025" posts for all PCI signals, simplifying the connection of a logic analyzer. The extender card is shown in Figure 6-3.

Figure 6-3. Module Extender Card Mechanical Drawing
PARTS LIST
This appendix identifies IQ-SDK platform components and quantities, component reference name as it appears on the PC board, description of size or rating, and the manufacturer’s part number. To order replacement parts, contact the manufacturer listed in Table A-1. A manufacturer is not specified for those items that can be obtained from a variety of manufacturers.

### Table A-1. IQ-SDK Platform Bill of Materials (Sheet 1 of 3)

<table>
<thead>
<tr>
<th>Item</th>
<th>Qty</th>
<th>Reference</th>
<th>Description</th>
<th>Mfg. Part#</th>
<th>Manufacturer</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>2</td>
<td>U18, U20</td>
<td>IC</td>
<td>74ALS04</td>
<td>Motorola</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>U7</td>
<td>IC</td>
<td>74ABT273</td>
<td>Texas Instruments</td>
</tr>
<tr>
<td>3</td>
<td>5</td>
<td>U17, U10, U27, U29, U12</td>
<td>IC</td>
<td>74ABT573</td>
<td>Texas Instruments</td>
</tr>
<tr>
<td>4</td>
<td>8</td>
<td>U9, U11, U14, U15, U23, U24, U26, U28</td>
<td>IC</td>
<td>74ABT245</td>
<td>National Semiconductor</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>U6</td>
<td>IC</td>
<td>74ABT541</td>
<td>Texas Instruments</td>
</tr>
<tr>
<td>6</td>
<td>2</td>
<td>U13, U30</td>
<td>IC</td>
<td>QS3245SO</td>
<td>Quality Semiconductor</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>U16</td>
<td>IC</td>
<td>1488A</td>
<td>National Semiconductor</td>
</tr>
<tr>
<td>8</td>
<td>1</td>
<td>U8</td>
<td>IC</td>
<td>1489A</td>
<td>National Semiconductor</td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>U5</td>
<td>PAL</td>
<td>PALCE16V8H-10JC</td>
<td>AMD</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>U25</td>
<td>80960RP-33 Processor</td>
<td>GC80960RP33</td>
<td>Intel</td>
</tr>
<tr>
<td>11</td>
<td>1</td>
<td>U2</td>
<td>UART</td>
<td>16C550 PLCC</td>
<td>Texas Instruments</td>
</tr>
<tr>
<td>12</td>
<td>2</td>
<td>U3, U4</td>
<td>Flash</td>
<td>28F020-150</td>
<td>Intel</td>
</tr>
<tr>
<td>13</td>
<td>2</td>
<td>U31, U22</td>
<td>Memory Module 256Kx32-70</td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>1</td>
<td>U21</td>
<td>EEPROM</td>
<td>24C08</td>
<td>Xicor</td>
</tr>
<tr>
<td>15</td>
<td>28</td>
<td>C1-C14, C18, C27-C29, C32-C36, C38, C40-C43</td>
<td>Capacitor 0.1UF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Item</td>
<td>Qty</td>
<td>Reference</td>
<td>Description</td>
<td>Mfg. Part#</td>
<td>Manufacturer</td>
</tr>
<tr>
<td>------</td>
<td>-----</td>
<td>--------------------</td>
<td>--------------------</td>
<td>-----------</td>
<td>--------------</td>
</tr>
<tr>
<td>16</td>
<td>12</td>
<td>C19-C25, C16, C31, C37, C39, C44</td>
<td>Capacitor 0.01 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>2</td>
<td>C26, C30</td>
<td>Capacitor 33 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>1</td>
<td>C17</td>
<td>Capacitor 4.7 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>1</td>
<td>C15</td>
<td>Capacitor 22 µF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>10</td>
<td>R33-R37, R62-R63, R66-R68</td>
<td>Resistor Pack 10 KΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>2</td>
<td>R46, R50</td>
<td>Resistor 1/8W, 5%, 1 KΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>18</td>
<td>R30-R32, R39-R42, R47, R51, R53, R57, R58, R61, R19-R20, R23, R64, R49</td>
<td>Resistor 1/8W, 5%, 10 KΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>1</td>
<td>R29</td>
<td>Resistor 1/8W, 1%, 15 Ω</td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>16</td>
<td>R14-R15, R17-R18, R21-R22, R24-R26, R48, R52, R54-R56, R59-R60, R65</td>
<td>Resistor 1/8W, 5%, 2.7 KΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>10</td>
<td>R3-R10, R12-R13</td>
<td>Resistor 1/8W, 5%, 470 Ω</td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>4</td>
<td>R1-R2, R11, R16</td>
<td>Resistor 1/8W, 5%, 4.7 KΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>7</td>
<td>R26-R28, R38, R43-R45</td>
<td>Resistor Pack 22 Ω</td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>1</td>
<td>J4</td>
<td>120-Pin SM Connector Plug</td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>2</td>
<td>U22, U31</td>
<td>72-Pin SIMM Connector</td>
<td>822134-3</td>
<td>AMP</td>
</tr>
<tr>
<td>30</td>
<td>1</td>
<td>J2</td>
<td>TJ6 6/6 LP Thru Hole Connector</td>
<td>GM-N-66</td>
<td>Kycon</td>
</tr>
<tr>
<td>31</td>
<td>1</td>
<td>J1</td>
<td>Hdr 16 Pin w/Shell Connector</td>
<td>103308</td>
<td>AMP</td>
</tr>
<tr>
<td>32</td>
<td>2</td>
<td>Z1, Z2</td>
<td>Jumper 2x1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>33</td>
<td>1</td>
<td>J8</td>
<td>Jumper 2x3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>34</td>
<td>1</td>
<td>J6</td>
<td>Jumper 2x4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>35</td>
<td>1</td>
<td>SW1</td>
<td>SM Switch DIP 4</td>
<td>DSH-4S</td>
<td>Apem Mors</td>
</tr>
<tr>
<td>Item</td>
<td>Qty</td>
<td>Reference</td>
<td>Description</td>
<td>Mfg. Part#</td>
<td>Manufacturer</td>
</tr>
<tr>
<td>------</td>
<td>-----</td>
<td>-----------</td>
<td>-------------</td>
<td>-----------</td>
<td>--------------</td>
</tr>
<tr>
<td>36</td>
<td>1</td>
<td>U1</td>
<td>OSC 1.8432 MHz 1/2 T Hole</td>
<td>KHOHC1CSE</td>
<td>Kyocera</td>
</tr>
<tr>
<td>37</td>
<td>1</td>
<td>U19</td>
<td>Clock Chip</td>
<td>CY7B991-7J</td>
<td>Cypress</td>
</tr>
<tr>
<td>38</td>
<td>1</td>
<td>CR4</td>
<td>LED Green</td>
<td></td>
<td></td>
</tr>
<tr>
<td>39</td>
<td>1</td>
<td>CR3</td>
<td>LED Red</td>
<td></td>
<td></td>
</tr>
<tr>
<td>40</td>
<td>2</td>
<td>CR1, CR2</td>
<td>LED Red Small Group</td>
<td></td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>1</td>
<td>F1</td>
<td>Fuse Lamp</td>
<td></td>
<td></td>
</tr>
<tr>
<td>42</td>
<td>1</td>
<td>U5</td>
<td>LP Socket</td>
<td></td>
<td></td>
</tr>
<tr>
<td>43</td>
<td>2</td>
<td>U3, U4</td>
<td>LP Socket</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
INDEX

A
APIC Header 3-12

C
Connector (IQ Module) 6-3
Console Serial Port 3-7
Counter/Timers 4-5
CPU Memory Map 4-1
Customer Support Contacts 1-7

D
Debug Monitor (MON960) 2-1
Diagnostic Routines
  board level 5-13
  PCI expansion module 5-13
DMA Channels 4-6
DRAM
  initialization 5-2
  interleaved 3-5
  performance 3-5
  upgrading 3-6
DRAM Status Register 3-14

E
EEPROM 3-8
Emulator Header 3-9
Extender Card 6-5

F
Features
  functional blocks 1-1
  IQ-SDK 1-3
  MON960 kernel 5-5
Firmware 5-1

H
Headers 3-8
  APIC header 3-12
  emulator header 3-9
  I2C bus header 3-9
  JTAG header 3-11
Host Communications 2-2
Host Debugger Interface Library (HDIL) 2-2

I
I2C Bus Header 3-9
Interleaved DRAM 3-5
Interrupts 4-3
IQ Module
  component clearances 6-2
  connector 6-3
  installing 2-3
  right-angle module extender card 6-5
  signal definitions 6-2
IQ Module Interface
  physical attributes 6-1
IQ-SDK Platform
  installing in the host system 2-3
  physical locations of components 3-2
  verifying functionality 2-4

J
JTAG Header 3-11
Jx Core Initialization 5-2

L
LEDs 3-13
Local Interrupts 4-3

M
Memory Controller Initialization 5-2

Index-1
Memory Map (CPU) 4-1
MON960
  extensions 5-5
  initialization 5-1
  kernel 5-5
  print_pci utility 5-12
MON960 Debug Monitor 2-1
MONDB 2-4

P
PCI BIOS Routines 5-6
  find_pci_class_code 5-7
  find_pci_device 5-7
  generate_special_cycle 5-8
  get_irq_routing_options 5-11
  pci_bios_present 5-6
  read_config_byte 5-8
  read_config_dword 5-9
  read_config_word 5-9
  set_pci_irq 5-12
  write_config_byte 5-10
  write_config_dword 5-11
  write_config_word 5-10

PCI Download 2-4
PCI Interface
  primary 4-5
  secondary 4-5
PCI-to-PCI Bridge Initialization 5-4
Power Requirements 3-4
Primary ATU Initialization 5-3
Primary PCI Interface Initialization 5-3

R
Right Angle Module Extender Card 6-5
ROM-DISABLE Switch 3-6
ROMSWAP Switch 3-6

S
Secondary ATU Initialization 5-4
Secondary PCI Bus Expansion Connector 3-8, 5-1
Secondary PCI Initialization 5-5
Secondary PCI Interface 4-5
Serial EEPROM (I²C) 3-8
Serial Port 3-7
Signal Definitions (IQ Module) 6-2
Software Development Tools 2-1
  installing 2-3
  Source Level Debugger 2-2

T
Technical Support 1-6
Terminal Emulation
  communication support 2-5
  using for serial download 2-2
Timers 4-5
Tools
  installing software 2-3
  software development 2-1

U
UART Register Addresses 3-8

V
V_pp Switch 3-7